

| Course Title:             | ELECTRONIC CIRCUITS      |
|---------------------------|--------------------------|
| Course Number:            | ELE404 - 062             |
| Semester/Year (e.g.F2016) | W2021                    |
|                           |                          |
| Instructor:               | Dr. Fei Yuan             |
|                           |                          |
| Assignment/Lab Number:    | 8                        |
| Assignment/Lab Title:     | Amplifier Design Project |
|                           |                          |
| Submission Date:          | April 18, 2021           |

| Due Date: April 18, 2021 | Submission Date: | April 18, 2021 |
|--------------------------|------------------|----------------|
| 7 (prii 10, 2021         | Due Date:        | April 18, 2021 |

| Student<br>LAST Name | Student<br>FIRST Name | Student<br>Number | Section | Signature* |
|----------------------|-----------------------|-------------------|---------|------------|
| BHAVSAR              | SMIT                  | 500957721         | 6       | s.b.       |
|                      |                       |                   |         |            |
|                      |                       |                   |         |            |

<sup>\*</sup>By signing above you attest that you have contributed to this written lab report and confirm that all work you have contributed to this lab report is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at: <a href="http://www.ryerson.ca/senate/current/pol60.pdf">http://www.ryerson.ca/senate/current/pol60.pdf</a>

#### **Summary & Objective:**

The goal of this design project is to design, simulate, analyze, implement, and test a single-supply, multistage, inverting, transistor amplifier which fulfils a set of specifications. The task at hand is to create a circuit that completes all the below tasks efficiently and simply, one where the least components are used to apply real-world understanding as in companies, we'd always be looking to supply the cheapest and most efficient way to implement circuitry. Here in this report, I'll outline what circuit I've gone with, along with other details.

#### **Specifications:**

- Power supply: **+10V** relative to the ground;
- Quiescent current drawn from the power supply: no larger than 10 mA
- No-load voltage gain (at 1 kHz):  $|A_{vo}| = 50 (\pm 10\%)$ ;
- Maximum no-load output voltage swing (at 1 kHz): **no smaller than 8 V peak to peak**;
- Loaded voltage gain (at 1 kHz and with  $R_L$  = 1  $k\Omega$ ): no smaller than 90% of the no-load voltage gain;
- Maximum loaded output voltage swing (at 1 kHz and  $R_L$  = 1  $k\Omega$ ): no smaller than 4 V peak to peak;
- Input resistance (at 1 kHz): no smaller than 20  $k\Omega$ ;
- Amplifier type: inverting or non-inverting;
- Frequency response: 20 Hz to 50 kHz (-3 dB response);
- Type of transistors: BJT;
- Number of transistors (stages): no more than 3;
- Resistances permitted: values smaller than 220  $k\Omega$  from the E24 series;
- Capacitors permitted:  $0.1 \,\mu\text{F}$ ,  $1.0 \,\mu\text{F}$ ,  $2.2 \,\mu\text{F}$ ,  $4.7 \,\mu\text{F}$ ,  $10 \,\mu\text{F}$ ,  $47 \,\mu\text{F}$ ,  $100 \,\mu\text{F}$ ,  $220 \,\mu\text{F}$ ;
- Other components (BJTs, diodes, Zener diodes, etc.): only from your ELE404 lab kit.
- The output voltage must be free from distortions (clipping, etc.) in all test conditions.
- The source resistance, Rs, must be 600  $\Omega$  for all tests.

The designed amplifier must be AC-coupled for the load and the signal source, but the coupling between its intermediate stages may be of AC or DC type as per the designer's choice. There are no restrictions in terms of using NPN or PNP transistors.

#### **Parameters & Assumptions:**

| Parameters                                                                                                                                                                                                                  | Assumptions                                                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| - Vcc = 10 V<br>- Vo_pk = 4 V<br>- Vo_pk_load = 2 V<br>- Rin = 20 kΩ<br>- RS = 600 Ω<br>- RL = 1 kΩ<br>- fLow = 20 kHz<br>- fHigh = 50 kHz<br>- Avo = 50 V/V $\pm$ 5 V/V<br>- Avsl = 45 V/V $\pm$ 5 V/V<br>- IC_max = 10 mA | - Rout = 100 Ω<br>- VBE_ON = 0.7 V<br>- VCE_SAT = 0.3 V<br>- VT = 25 mV<br>- β = 100 |

## **Modes of Operations:**

| 1) Cut - Off    | 2) Saturation           | 3) Active     |
|-----------------|-------------------------|---------------|
| VCE_SAT < 0.3 V | 0.1 V < VCE_SAT < 0.3 V | VCE > VCE_SAT |

#### **Descriptions of Each Amplifier:**

| 1) CE Amplifier                                                             | 2) CC Amplifier                                                          | 3) CB Amplifier                                                                                                 |
|-----------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| - Rin is large                                                              | - Rin is small                                                           | - Non-inverting amplifier                                                                                       |
| - Ro depends on RE and usually relatively large - The voltage gain is large | - Ro is very small  - The voltage gain with or without gain is at most 1 | - Voltage gain is the same<br>(in magnitude) as a CE; an<br>amplifier that doesn't have<br>emitter degeneration |
|                                                                             |                                                                          | - Small input resistance, if it isn't buffered, It will heavily load the signal or preceding stage              |

#### **NPN & PNP Transistors:**

| NPN               | PNP               |
|-------------------|-------------------|
| VCE_NPN = VC - VE | VEC_PNP = VE - VC |

#### **Project Approach**

- I decided to go with a CC, CE and CC configuration after thorough analysis. The first CC allowed the Avo value to be near 1, then the next stage CE amplifier will help increase the Avo and help maintain it at near 50V, which is the desired voltage outlined in the design project manual. Lastly, I went with another CC amplifier at the end to ensure that the Avo stayed at the 50V to meet the specifications. There will be more details below, along with all the equations, assumptions, and calculations I've done for this project below, however this is the general approach I started off with.
- Based on Figure 1, I first made all the resistors unknown (for example, R1, R2...etc) and assumed some values to help me solve and build the circuit.
- I made a DC circuit and wrote all the equations for each transistor Q1, Q2, Q3 without any values yet, only variables for me to plug and dump.
- I made an AC circuit and wrote the equations for Ri1, Ri2 and Ri3 (Ri means input resistance for each transistor) and wrote the equations for the voltage gain across each transistor.
- I used an arbitrary value for all the resistors and based on the equations I wrote and I could do simple increase and decrease relationships (Ohm's Law) to find the suitable resistors for the entire circuit that meets the specifications mentioned in the lab manual.

#### **Trial Design Resistor Values**;

| Stage 1 CC:                                                                                  | Stage 2 CE:                                                                                                                          | Stage 3 CC:                                                                                    |
|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| Q1 npn 2N3904                                                                                | Q2 npn 2N3904                                                                                                                        | Q3 npn 2N3904                                                                                  |
| - R1= 220 kΩ<br>- R2= 220 kΩ<br>- RE1= 20 kΩ<br>- RC1= 0 Ω<br>- RCS= 100 μF<br>- C12= 100 μF | - R3= 220 kΩ<br>- R4= 220 kΩ<br>- RE2= 220 Ω<br>- RE3= 10 Ω<br>- RC2= 1.0 kΩ<br>- CE2= 10 μF<br>- RE3'= 10 Ω<br>- C12 = C23 = 100 μF | - R5 = 220 kΩ<br>- R6 = 220 kΩ<br>- RE4 = 20 kΩ<br>- RC3 = 0 Ω<br>- RL = 1 kΩ<br>- C23= 100 μF |

#### **About Re:**

Re is in series with the emitter junction resistance. The early effect, Ro, must be taken into account when we're designing and analyzing these integrated circuits because if we don't have the same order of magnitude of each, it'll produce faulty results.

#### **Equations:**

| Design Equations:<br>(for CB, CC, and CE Amplifiers):                                                                                            | DC Analysis Equations: (short AC sources and open circuit Capacitors):                                                                                                                                                                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RSeries = R1 + R2<br>$\alpha = \beta/\beta+1$<br>RParallel = R1 · R2/R1+R2<br>Voltage_Divider = V · R1/ R1+R2<br>Current_Divider = I · R2/ R1+R2 | - IB_NPN = VCC - VBE_on/ $(1+\beta) \cdot RE + RBB$<br>- IB_PNP = VEE - VBB - VBE_on/ $(1+\beta) \cdot RE + RBB$<br>- IC = IB $\cdot \beta$<br>- IE = $(1+\beta) \cdot IB$<br>- VC = VCC - IC $\cdot RC$<br>- VB = VBB<br>- VE = IE $\cdot RE$ |

#### **AC Analysis:**

| AC Parameters                                            | AC Analysis (short AC sources and op          |                                      |
|----------------------------------------------------------|-----------------------------------------------|--------------------------------------|
| - Gm= IC/ vT<br>- Re= α/gm<br>- Rπ= β/gm<br>- Ro= VA/ IC | - RBE_EQ = RB/ (1+β)<br>- REB_EQ = (1+β) · RE | Remove β from RB<br>Insert β from RB |

#### **Emitter Voltage:**

- VE\_NPN = VB\_NPN 0.7 V
- VE\_PNP = VB\_PNP 0.7 V

#### **CE Amplifier Impact:**

| CE Amplifier                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| - ACE_VO = - gm · RC<br>- ACE_V = - gm · RParallel (RC ,RL)<br>- ACE_V = - gm · RParallel(RC ,RL)/ 1+ gm - RE<br>- RCE_IN = ( $\beta$ +1)) · re<br>- RCE_IN_RE_re = RSeries(RE , re) · ( $\beta$ +1)<br>- RCE_OUT = RC<br>- RCE_IN = REB_EQ (re, $\beta$ )<br>- RCE_OUT = RC<br>- ACE_VS = - $\beta$ · RParallel (RC, RL) / RSeries(RBB , (1+ $\beta$ ) · (re+RE)) | <ul> <li>- Large inverse gain, Small input impedance, Large output impedance</li> <li>- Voltage amplifier</li> </ul> |

<sup>\*</sup> R load is relative to the Emitter-Base relationship. Follow current to where the load is at the emitter. The collector is not connected with the base-emitter junction. \*

## **CB Amplifier Impact:**

| CB Amplifier                                                                                                                                                                                                                                                                                             |                                                                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| $-ACB\_VO = gm \cdot RC \\ -ACB\_V = gm \cdot RParallel (RC ,RL) \\ -RCB\_IN = (\beta+1) \cdot re \\ -RCB\_IN = (\beta+1) \cdot (RE + re) \\ -RCB\_OUT = RC \\ -GCB = \alpha R \cdot Parallel(RC ,RL RL)/ RSeries(RBB , re) \\ -RCB\_IN = re \\ -RCB\_IN\_RE\_re = RParallel(RE , re) \\ -RCB\_OUT = RC$ | <ul> <li>- Medium Gain, Small input impedance, Medium output impedance</li> <li>- Current amplifier</li> </ul> |

## **CC Amplifier Impact:**

| CC Amplifier                                                                                                                                                                                                                                                                       |                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| - ACC_VO = RE/ (RE +re) - ACC_V = RL/ (RL+re) - RCC_IN = (β+1) · re - RCC_IN_LOAD = (β+1)) · (re+RL) - RCC_IN_RE_re = (β+1) · (RE +re) - RCC_OUT = re - ACC_VS = RL/ (RL+re+RBE_EQ(β R, S)) - RCC_IN = REB_EQ(β, RSeries(RL, re)) - RCC_OUT = re - RCC_OUT_RE_re = RSeries(RE, re) | <ul> <li>- Unity gain, Large input impedance, Small output impedance</li> <li>- Buffer</li> </ul> |

| DC Analysis Equations                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Stage 1 CC:<br>Q1 npn 2N3904                                                                                                                                                                                             | Stage 2 CE:<br>Q2 npn 2N3904                                                                                                                                                                                                                                                                | Stage 3 CC:<br>Q3 npn 2N3904                                                                                                                                                                                                                                                                   |
| $- Vb1 = \frac{\frac{10}{R12 + R2}}{\frac{1}{R12 + R2} + \frac{1}{R13 + R3}}$ $- Ve1 = Vb1 - 0.7$ $- le1 = \frac{Ve1}{R5}$ $- lc1 = le1$ $- Gm1 = 40lc1$ $- R\pi1 = \frac{\beta}{Gm1}$ $- Re1 = \frac{R\pi1}{\beta + 1}$ | $- \text{Vb2} = \frac{\frac{10}{R9}}{\frac{1}{R9} + \frac{1}{R6}}$ $- \text{Ve2} = \text{Vb2} - 0.7$ $- \text{le2} = \frac{\text{Ve2}}{R8 + R10}$ $- \text{lc2} = \text{le2}$ $- \text{Gm2} = 40\text{lc2}$ $- \text{R}\pi 2 = \frac{\beta}{Gm2}$ $- \text{Re2} = \frac{R\pi 2}{\beta + 1}$ | $- \text{Vb3} = \frac{\frac{10}{R16 + R4}}{\frac{1}{R16 + R4} + \frac{1}{R14 + R15}}$ $- \text{Ve3} = \text{Vb3} - 0.7$ $- \text{le3} = \frac{Ve3}{R11}$ $- \text{lc3} = \text{le3}$ $- \text{Gm3} = 40\text{lc3}$ $- \text{Rm3} = \frac{\beta}{Gm3}$ $- \text{Re3} = \frac{R\pi3}{\beta + 1}$ |

| AC Analysis Equations           |                                          |                                                                     |
|---------------------------------|------------------------------------------|---------------------------------------------------------------------|
| - Ri1 = Rπ1 + ( $\beta$ + 1)R5  | - Rin = (R13+R3)   <br>(R12+R2)    (Ri1) | $-\frac{Vb2}{Vi} = \frac{Gm1 (Req1)}{1 + Gm1 (Req1)}$               |
| - Ri2 = Rπ2 + (β + 1)R8         | - Req1 = R5    R9    R6   <br>Ri2        | $-\frac{Vb3}{Vi} = \frac{Gm2 (Req2)}{1 + Gm2 (Req2)}$               |
| - Ri3 = Rπ3 + ( $\beta$ + 1)R11 | - Req2 = R7    (R16 + 4)                 | $-\frac{V0}{Vb3} = \frac{Gm3 (R11)}{1 + Gm3 (R11)}$                 |
|                                 | (R14 + R15)    Ri3                       | $-\frac{V0}{Vi} = \frac{V0}{Vb3} * \frac{Vb3}{Vi} * \frac{Vb2}{Vi}$ |

# A Few Regards to Circuit Configuration:

| Early Effect                                                                                                                                                                                                                                                                                               | Reasons for Q-Current Discrepancies                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| When someone is designing this circuit, they must take into consideration the early effect, implement it, as well as take Ro into consideration. Since the resistance values are usually around the same order of magnitude, if the designer fails to reproduce it, it'll cause significant discrepancies. | I chose $\beta$ to be equal to 100. This affects the gain because the actual quiescent is connected to $\beta$ so it will depend on it where IC= $\beta$ I $\beta$ . There are many reasons why there may be discrepancies in total Q-current, such as the early effect being ignored, resistors not being ideal and the capacitors that have internal resistances. The temperature is another thing that can affect the Q-current which may lead to discrepancies. However, beyond all this, taking all these discrepancies into account, the amplifier should work. |

## (From Manual Calculations Below):

| Percent Difference                                                                        | Gain Difference                                                                                                                                                          |
|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\left \frac{y-x}{y}\right *\ 100\%$ - Where y = Total_Gain & - Where x = Total_Load_Gain | Gain_Difference = 8.194   - With a Gain_Difference of 8.194%, the amplifier is within range of the specification when the operating Load Resistance is RL = 1 k $\Omega$ |

## **Manual Calculations:**

| Design Pro                                                                                                                                                                                                                                         |                                                         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| Manual Calcul                                                                                                                                                                                                                                      | citions                                                 |
| Staye 1: CC Amplifier                                                                                                                                                                                                                              | Stage 2: CE Amplifier                                   |
| VBBL = Voltage Davider (Vas Rights) = 5 V                                                                                                                                                                                                          | VBB2 = Voltage_Dw der (Vcc, Rs, Ru)<br>= 5 V            |
| Staye 1: CC Amplifier  VBB1 = Voltar Davier (Va, R, R2)  = 5 V  RB1 = RParallel (R, R2)  = 110 ° R  DC Parametres  TB1 = TB_NPN(B, VBC_UN, RBS)  = 0.002 mA  Tc1 = Tc (B, TB1)  = 0.31 mA  Vc1 = Vcc - Tc1 · Rc1  = 10 V  VE1 = RE1 · TE1  = 432 V | RBB2 = R Parallel (R3, R4)<br>= 110 x D                 |
| DC Parametres                                                                                                                                                                                                                                      | DC Parametres                                           |
| $I_{B1} = I_{B} NPN(\beta, V_{B6} UN, RBB1)$ $= 0.002 \text{ mA}$                                                                                                                                                                                  | RE23 = RPaullel (PEZ, RPaullel (PEZ, PEZ))<br>= 4.769 J |
| $T_{c1} = T_{c}(\beta, T_{B1})$<br>= 0.31 mA                                                                                                                                                                                                       | IB2 = IB_NON(B, VB6_ON, RBA)<br>= 0.045 mA              |
| $I_{E1} = I_{E} (\beta, I_{B1})$<br>= 0.312 mA                                                                                                                                                                                                     | $I_{c2} = I_{c}(\beta, I_{B2})$<br>= 7.53 mA            |
| VC1 = Vcc - Ic1 · Rc1 = 10 V                                                                                                                                                                                                                       | $I_{E2} = I_{E}(\beta, I_{B2})$<br>= 7.22 mA            |
| 1, 22 4                                                                                                                                                                                                                                            | Vc2 = Vcc - Ic2 · Rc2<br>= 6.634 V                      |
| Charif Q1 is in Active Mode:                                                                                                                                                                                                                       | VEZ = IEZ. REZ<br>= 1.34 V                              |
| V BE1 = VB1 - VE1<br>= 0.421 V                                                                                                                                                                                                                     | Chack if Q2 is in Active Male cons!                     |
| VCE= VCI - VEI<br>= 4.368 V                                                                                                                                                                                                                        | VBE2= VB2 - VE2 = 5.464 V                               |
| Charif Q1 is in Active Mode:  VBE1 = VB1-VE1 = 0.421 V  VCE1 = VCI - VEI = 4.368 V  VCE1> 0.3, So device on.                                                                                                                                       | VCE2 = VC2 - VE2 = 5.84V<br>VCE2 > 0-3, so <u>on</u> .  |

Staye 3: CC Amplifrer AC Analysis of BJT Prosect: VBB3 = Voltage\_ Divder (Va, Rs, Rc) Input Impedence at Q1 = 5 V RE1 = 75 12 RBB3 = RParallel (Rs, R6) = 110 × 52 RL1 = RBB2 11(RBB- 12 11 (B 11 (RE2 11 RE3))) = 0.52512 DC Parametres Rin\_1 = Rec\_in\_loud (B, rel, RLS) IBS = IB\_NPN(B, VBC\_CN, PBG3) = 125.36 kg = 0.002 mA Outet Imposence at Q3: Ic3 = Ic (B, IB3) = 0.31 mA Kat-3= Ra-un( re3) = 642 IE3 = IE (B, IB3) = 0.32 mA Coan Bolivery Q18 02 (0 8 CE) VC3= Vcc - Ica. Rca Av\_CC\_1 = Acc\_vs (Rei, Rii, rei, B) = 10 V Gain From 3rd Stage CC VE3 = IE3 · RE4 = 4.33 V AV\_CC\_3 = Acc\_VO(RC4, res) Gam at 2nd State CE: = 0.988 VIV (without Lad) Rs2 = Ra-at(re2) = 4.2 12 Acc\_3\_ ham = Acc\_v(RSoes (REES, RES) Re RLZ = RPOWLIE (RBBZ, REG = (B, RC23)) = 0.75 1 = 0.931 V/V RE12 = RADallel (RBB2, REBGE (B, RBM3 (res, REW)) (With load) = 4.942 Total - hain = (ACE-hain-2)(AV-(C-1) ACE \_ han 2 = ACE\_V\_RE\_re(gm2, RC2) · (AV-(C-3) = 50.48 V/V = 46.13 V/V Total\_Louded\_han = (AV\_CC-1).(ACE\_han-2).(ACC\_3\_han) = 42.35 Y/V

#### Circuit Configurations (without load and with load resistance):



Figure 1: Circuit configuration of CC-CE-CC without any load



**Figure 2:** Circuit configuration of CC-CE-CC with load resistance R17 at  $1k\Omega$ 

## **Circuit Descriptions:**

| Figure 1                                                                                                                                                                                                                                                   | Figure 2                                                                                                                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| - This schematic of three stages amplifier without a load and consists of CC then CE then CC.                                                                                                                                                              | - This schematic of three stages amplifier with a $1k\Omega$ load and consists of CC then CE then CC.                             |
| - I used the first stage CC amplifier to provide large Rin, and then the second stage CE amplifier provides a very large gain approximately 50V and then will keep the voltage gain around 50V and won't allow a large decrease in the voltage thereafter. | - I used the same specs as Figure 1 but the only difference is that I added the $1k\Omega$ load resistance to the voltage output. |

#### **Transistor Design:**

| <u>Transistor Design</u>                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1st Stage CC                                                                                                                                                                                                                                                                                 | 2nd Stage CE                                                                                                                                                                                      | 3rd Stage CC                                                                                                                                                                                                                                                                                                                                                         |
| I picked CC for the 1st stage because I want the voltage gain initially to be as close to 1 as possible. This, in return yields a smaller value for Rin, but it must be more than 50 k $\Omega$ and so I fixed it by putting large values for R5 in order to compensate for the smaller Rin. | I chose CE for the 2nd stage in order to obtain large values for the voltage gain and amplify it to near 50V. This is one of the properties CE gives you and in return it'll provide a large Rin. | I used CC one more time at the 3rd and last stage in order to maintain the voltage gain that was obtained by the 2nd stage CE. Since the CE provided a voltage of 50V, I wanted to ensure the values stay around here, however, the CC will try getting small values of Rin for a CC amplifier but I compensate for this by putting a large resistance value at R11. |
| By combining the 3 characteristics listed above, we get the circuit in figures 1 and 2 with specifications that meet the criteria outlined in the design project lab manual.                                                                                                                 |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                      |

## **Resistor Design:**

| Resistor Design                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1st Stage CC                                                                                                                                                                                                                                  | 2nd Stage CE                                                                                                                                                                                                                                                    | 3rd Stage CC                                                                                                                                                                                      |
| I first used a voltage divider in order to decrease the voltage passing through Vb1 and I used large values for the resistors to increase Vb1, which will directly increase the Ve1, le1 and Ic1 which lead us to our desired specifications. | I chose the resistor that divides the Vcc to multiple streams to be quite moderate through the use of trial and error. First, I put in an extremely large resistance value, and gradually decreased it until I got optimal results at a lower resistance range. | I picked the resistance values for the 3rd stage CC for the same reasons as I chose CC for the 1st stage, mainly just to maintain the voltage gain obtained by the CE amplifier in the 2nd stage. |

# Waveforms / Graphs:



Figure 3: Waveform for Input Voltage Vin



Figure 4: Waveforms for No-Load and Loaded Amplifier



Figure 5: No-Load Magnitude Bode-Plot



Figure 6: No-Load Phase-Degree Bode-Plot

#### Figure Descriptions:

| Figure 3                                                                                                                       | Figure 4                                                                                                                                                                                                                                          |
|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Figure 3 represents the waveform for the input Voltage, aka the voltage right at the start near the triangular voltage source. | In this graph, the input signal is Green and the output signal is Red. As we can see, there is slight clipping at around 100mV peak input voltage with about 5V peak with/without load (10V for peak to peak).                                    |
| Figure 5                                                                                                                       | Figure 5                                                                                                                                                                                                                                          |
| Obtained above frequency waveform with slight error and discrepancies due to early effects which shows in AC Sweep             | Similar goes for Figure 5 Bode Plot for the phase angle, however I couldn't come to a conclusion as to why my angle remained at a constant 0 and the only conclusions I came to was that my term was (jw) only which results in a constant graph. |